-
Notifications
You must be signed in to change notification settings - Fork 0
/
jetclocks.dts
896 lines (892 loc) · 24 KB
/
jetclocks.dts
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
42
43
44
45
46
47
48
49
50
51
52
53
54
55
56
57
58
59
60
61
62
63
64
65
66
67
68
69
70
71
72
73
74
75
76
77
78
79
80
81
82
83
84
85
86
87
88
89
90
91
92
93
94
95
96
97
98
99
100
101
102
103
104
105
106
107
108
109
110
111
112
113
114
115
116
117
118
119
120
121
122
123
124
125
126
127
128
129
130
131
132
133
134
135
136
137
138
139
140
141
142
143
144
145
146
147
148
149
150
151
152
153
154
155
156
157
158
159
160
161
162
163
164
165
166
167
168
169
170
171
172
173
174
175
176
177
178
179
180
181
182
183
184
185
186
187
188
189
190
191
192
193
194
195
196
197
198
199
200
201
202
203
204
205
206
207
208
209
210
211
212
213
214
215
216
217
218
219
220
221
222
223
224
225
226
227
228
229
230
231
232
233
234
235
236
237
238
239
240
241
242
243
244
245
246
247
248
249
250
251
252
253
254
255
256
257
258
259
260
261
262
263
264
265
266
267
268
269
270
271
272
273
274
275
276
277
278
279
280
281
282
283
284
285
286
287
288
289
290
291
292
293
294
295
296
297
298
299
300
301
302
303
304
305
306
307
308
309
310
311
312
313
314
315
316
317
318
319
320
321
322
323
324
325
326
327
328
329
330
331
332
333
334
335
336
337
338
339
340
341
342
343
344
345
346
347
348
349
350
351
352
353
354
355
356
357
358
359
360
361
362
363
364
365
366
367
368
369
370
371
372
373
374
375
376
377
378
379
380
381
382
383
384
385
386
387
388
389
390
391
392
393
394
395
396
397
398
399
400
401
402
403
404
405
406
407
408
409
410
411
412
413
414
415
416
417
418
419
420
421
422
423
424
425
426
427
428
429
430
431
432
433
434
435
436
437
438
439
440
441
442
443
444
445
446
447
448
449
450
451
452
453
454
455
456
457
458
459
460
461
462
463
464
465
466
467
468
469
470
471
472
473
474
475
476
477
478
479
480
481
482
483
484
485
486
487
488
489
490
491
492
493
494
495
496
497
498
499
500
501
502
503
504
505
506
507
508
509
510
511
512
513
514
515
516
517
518
519
520
521
522
523
524
525
526
527
528
529
530
531
532
533
534
535
536
537
538
539
540
541
542
543
544
545
546
547
548
549
550
551
552
553
554
555
556
557
558
559
560
561
562
563
564
565
566
567
568
569
570
571
572
573
574
575
576
577
578
579
580
581
582
583
584
585
586
587
588
589
590
591
592
593
594
595
596
597
598
599
600
601
602
603
604
605
606
607
608
609
610
611
612
613
614
615
616
617
618
619
620
621
622
623
624
625
626
627
628
629
630
631
632
633
634
635
636
637
638
639
640
641
642
643
644
645
646
647
648
649
650
651
652
653
654
655
656
657
658
659
660
661
662
663
664
665
666
667
668
669
670
671
672
673
674
675
676
677
678
679
680
681
682
683
684
685
686
687
688
689
690
691
692
693
694
695
696
697
698
699
700
701
702
703
704
705
706
707
708
709
710
711
712
713
714
715
716
717
718
719
720
721
722
723
724
725
726
727
728
729
730
731
732
733
734
735
736
737
738
739
740
741
742
743
744
745
746
747
748
749
750
751
752
753
754
755
756
757
758
759
760
761
762
763
764
765
766
767
768
769
770
771
772
773
774
775
776
777
778
779
780
781
782
783
784
785
786
787
788
789
790
791
792
793
794
795
796
797
798
799
800
801
802
803
804
805
806
807
808
809
810
811
812
813
814
815
816
817
818
819
820
821
822
823
824
825
826
827
828
829
830
831
832
833
834
835
836
837
838
839
840
841
842
843
844
845
846
847
848
849
850
851
852
853
854
855
856
857
858
859
860
861
862
863
864
865
866
867
868
869
870
871
872
873
874
875
876
877
878
879
880
881
882
883
884
885
886
887
888
889
890
891
892
893
894
895
/* SPDX-License-Identifier: GPL-2.0-or-later
*
* jetclocks.dtsi - jetclocks kernel module device tree overlay
*
* Based on the NVIDIA MODS kernel driver by NVIDIA CORPORATION.
* The jetclocks kernel module is a facility that provides a friendly API
* for applications in user space to manipulate the clocks in Nvidia
* Jetson Orin machines.
*
*/
#include <dt-bindings/clock/tegra234-clock.h>
/dts-v1/;
/plugin/;
/ {
fragment@0 {
target-path = "/";
__overlay__ {
jetclocks {
compatible = "nvidia,jetclocks";
status = "okay";
clocks = <&bpmp TEGRA234_CLK_ACTMON>,
<&bpmp TEGRA234_CLK_ADSP>,
<&bpmp TEGRA234_CLK_ADSPNEON>,
<&bpmp TEGRA234_CLK_AHUB>,
<&bpmp TEGRA234_CLK_APB2APE>,
<&bpmp TEGRA234_CLK_APE>,
<&bpmp TEGRA234_CLK_AUD_MCLK>,
<&bpmp TEGRA234_CLK_AXI_CBB>,
<&bpmp TEGRA234_CLK_CAN1>,
<&bpmp TEGRA234_CLK_CAN1_HOST>,
<&bpmp TEGRA234_CLK_CAN2>,
<&bpmp TEGRA234_CLK_CAN2_HOST>,
<&bpmp TEGRA234_CLK_CLK_M>,
<&bpmp TEGRA234_CLK_DMIC1>,
<&bpmp TEGRA234_CLK_DMIC2>,
<&bpmp TEGRA234_CLK_DMIC3>,
<&bpmp TEGRA234_CLK_DMIC4>,
<&bpmp TEGRA234_CLK_DPAUX>,
<&bpmp TEGRA234_CLK_NVJPG1>,
<&bpmp TEGRA234_CLK_ACLK>,
<&bpmp TEGRA234_CLK_MSS_ENCRYPT>,
<&bpmp TEGRA234_CLK_EQOS_RX_INPUT>,
<&bpmp TEGRA234_CLK_AON_APB>,
<&bpmp TEGRA234_CLK_AON_NIC>,
<&bpmp TEGRA234_CLK_AON_CPU_NIC>,
<&bpmp TEGRA234_CLK_PLLA1>,
<&bpmp TEGRA234_CLK_DSPK1>,
<&bpmp TEGRA234_CLK_DSPK2>,
<&bpmp TEGRA234_CLK_EMC>,
<&bpmp TEGRA234_CLK_EQOS_AXI>,
<&bpmp TEGRA234_CLK_EQOS_PTP_REF>,
<&bpmp TEGRA234_CLK_EQOS_RX>,
<&bpmp TEGRA234_CLK_EQOS_TX>,
<&bpmp TEGRA234_CLK_EXTPERIPH1>,
<&bpmp TEGRA234_CLK_EXTPERIPH2>,
<&bpmp TEGRA234_CLK_EXTPERIPH3>,
<&bpmp TEGRA234_CLK_EXTPERIPH4>,
<&bpmp TEGRA234_CLK_FUSE>,
<&bpmp TEGRA234_CLK_GPC0CLK>,
<&bpmp TEGRA234_CLK_GPU_PWR>,
<&bpmp TEGRA234_CLK_HOST1X>,
<&bpmp TEGRA234_CLK_XUSB_HS_HSICP>,
<&bpmp TEGRA234_CLK_I2C1>,
<&bpmp TEGRA234_CLK_I2C2>,
<&bpmp TEGRA234_CLK_I2C3>,
<&bpmp TEGRA234_CLK_I2C4>,
<&bpmp TEGRA234_CLK_I2C6>,
<&bpmp TEGRA234_CLK_I2C7>,
<&bpmp TEGRA234_CLK_I2C8>,
<&bpmp TEGRA234_CLK_I2C9>,
<&bpmp TEGRA234_CLK_I2S1>,
<&bpmp TEGRA234_CLK_I2S1_SYNC_INPUT>,
<&bpmp TEGRA234_CLK_I2S2>,
<&bpmp TEGRA234_CLK_I2S2_SYNC_INPUT>,
<&bpmp TEGRA234_CLK_I2S3>,
<&bpmp TEGRA234_CLK_I2S3_SYNC_INPUT>,
<&bpmp TEGRA234_CLK_I2S4>,
<&bpmp TEGRA234_CLK_I2S4_SYNC_INPUT>,
<&bpmp TEGRA234_CLK_I2S5>,
<&bpmp TEGRA234_CLK_I2S5_SYNC_INPUT>,
<&bpmp TEGRA234_CLK_I2S6>,
<&bpmp TEGRA234_CLK_I2S6_SYNC_INPUT>,
<&bpmp TEGRA234_CLK_ISP>,
<&bpmp TEGRA234_CLK_EQOS_RX_M>,
<&bpmp TEGRA234_CLK_MAUD>,
<&bpmp TEGRA234_CLK_MIPI_CAL>,
<&bpmp TEGRA234_CLK_MPHY_CORE_PLL_FIXED>,
<&bpmp TEGRA234_CLK_MPHY_L0_RX_ANA>,
<&bpmp TEGRA234_CLK_MPHY_L0_RX_LS_BIT>,
<&bpmp TEGRA234_CLK_MPHY_L0_RX_SYMB>,
<&bpmp TEGRA234_CLK_MPHY_L0_TX_LS_3XBIT>,
<&bpmp TEGRA234_CLK_MPHY_L0_TX_SYMB>,
<&bpmp TEGRA234_CLK_MPHY_L1_RX_ANA>,
<&bpmp TEGRA234_CLK_MPHY_TX_1MHZ_REF>,
<&bpmp TEGRA234_CLK_NVCSI>,
<&bpmp TEGRA234_CLK_NVCSILP>,
<&bpmp TEGRA234_CLK_NVDEC>,
<&bpmp TEGRA234_CLK_HUB>,
<&bpmp TEGRA234_CLK_DISP>,
<&bpmp TEGRA234_CLK_NVDISPLAY_P0>,
<&bpmp TEGRA234_CLK_NVDISPLAY_P1>,
<&bpmp TEGRA234_CLK_DSC>,
<&bpmp TEGRA234_CLK_NVENC>,
<&bpmp TEGRA234_CLK_NVJPG>,
<&bpmp TEGRA234_CLK_OSC>,
<&bpmp TEGRA234_CLK_AON_TOUCH>,
<&bpmp TEGRA234_CLK_PLLA>,
<&bpmp TEGRA234_CLK_PLLAON>,
<&bpmp TEGRA234_CLK_PLLE>,
<&bpmp TEGRA234_CLK_PLLP>,
<&bpmp TEGRA234_CLK_PLLP_OUT0>,
<&bpmp TEGRA234_CLK_UTMIP_PLL>,
<&bpmp TEGRA234_CLK_PLLA_OUT0>,
<&bpmp TEGRA234_CLK_PWM1>,
<&bpmp TEGRA234_CLK_PWM2>,
<&bpmp TEGRA234_CLK_PWM3>,
<&bpmp TEGRA234_CLK_PWM4>,
<&bpmp TEGRA234_CLK_PWM5>,
<&bpmp TEGRA234_CLK_PWM6>,
<&bpmp TEGRA234_CLK_PWM7>,
<&bpmp TEGRA234_CLK_PWM8>,
<&bpmp TEGRA234_CLK_RCE_CPU_NIC>,
<&bpmp TEGRA234_CLK_RCE_NIC>,
<&bpmp TEGRA234_CLK_AON_I2C_SLOW>,
<&bpmp TEGRA234_CLK_SCE_CPU_NIC>,
<&bpmp TEGRA234_CLK_SCE_NIC>,
<&bpmp TEGRA234_CLK_SDMMC1>,
<&bpmp TEGRA234_CLK_UPHY_PLL3>,
<&bpmp TEGRA234_CLK_SDMMC4>,
<&bpmp TEGRA234_CLK_SE>,
<&bpmp TEGRA234_CLK_SOR0_PLL_REF>,
<&bpmp TEGRA234_CLK_SOR0_REF>,
<&bpmp TEGRA234_CLK_SOR1_PLL_REF>,
<&bpmp TEGRA234_CLK_PRE_SOR0_REF>,
<&bpmp TEGRA234_CLK_SOR1_REF>,
<&bpmp TEGRA234_CLK_PRE_SOR1_REF>,
<&bpmp TEGRA234_CLK_SOR_SAFE>,
<&bpmp TEGRA234_CLK_DMIC5>,
<&bpmp TEGRA234_CLK_SPI1>,
<&bpmp TEGRA234_CLK_SPI2>,
<&bpmp TEGRA234_CLK_SPI3>,
<&bpmp TEGRA234_CLK_I2C_SLOW>,
<&bpmp TEGRA234_CLK_SYNC_DMIC1>,
<&bpmp TEGRA234_CLK_SYNC_DMIC2>,
<&bpmp TEGRA234_CLK_SYNC_DMIC3>,
<&bpmp TEGRA234_CLK_SYNC_DMIC4>,
<&bpmp TEGRA234_CLK_SYNC_DSPK1>,
<&bpmp TEGRA234_CLK_SYNC_DSPK2>,
<&bpmp TEGRA234_CLK_SYNC_I2S1>,
<&bpmp TEGRA234_CLK_SYNC_I2S2>,
<&bpmp TEGRA234_CLK_SYNC_I2S3>,
<&bpmp TEGRA234_CLK_SYNC_I2S4>,
<&bpmp TEGRA234_CLK_SYNC_I2S5>,
<&bpmp TEGRA234_CLK_SYNC_I2S6>,
<&bpmp TEGRA234_CLK_MPHY_FORCE_LS_MODE>,
<&bpmp TEGRA234_CLK_TACH0>,
<&bpmp TEGRA234_CLK_TSEC>,
<&bpmp TEGRA234_CLK_TSEC_PKA>,
<&bpmp TEGRA234_CLK_UARTA>,
<&bpmp TEGRA234_CLK_UARTB>,
<&bpmp TEGRA234_CLK_UARTC>,
<&bpmp TEGRA234_CLK_UARTD>,
<&bpmp TEGRA234_CLK_UARTE>,
<&bpmp TEGRA234_CLK_UARTF>,
<&bpmp TEGRA234_CLK_PEX1_C6_CORE>,
<&bpmp TEGRA234_CLK_UART_FST_MIPI_CAL>,
<&bpmp TEGRA234_CLK_UFSDEV_REF>,
<&bpmp TEGRA234_CLK_UFSHC>,
<&bpmp TEGRA234_CLK_USB2_TRK>,
<&bpmp TEGRA234_CLK_VI>,
<&bpmp TEGRA234_CLK_VIC>,
<&bpmp TEGRA234_CLK_CSITE>,
<&bpmp TEGRA234_CLK_IST>,
<&bpmp TEGRA234_CLK_JTAG_INTFC_PRE_CG>,
<&bpmp TEGRA234_CLK_PEX2_C7_CORE>,
<&bpmp TEGRA234_CLK_PEX2_C8_CORE>,
<&bpmp TEGRA234_CLK_PEX2_C9_CORE>,
<&bpmp TEGRA234_CLK_DLA0_FALCON>,
<&bpmp TEGRA234_CLK_DLA0_CORE>,
<&bpmp TEGRA234_CLK_DLA1_FALCON>,
<&bpmp TEGRA234_CLK_DLA1_CORE>,
<&bpmp TEGRA234_CLK_SOR0>,
<&bpmp TEGRA234_CLK_SOR1>,
<&bpmp TEGRA234_CLK_SOR_PAD_INPUT>,
<&bpmp TEGRA234_CLK_PRE_SF0>,
<&bpmp TEGRA234_CLK_SF0>,
<&bpmp TEGRA234_CLK_SF1>,
<&bpmp TEGRA234_CLK_DSI_PAD_INPUT>,
<&bpmp TEGRA234_CLK_PEX2_C10_CORE>,
<&bpmp TEGRA234_CLK_UARTI>,
<&bpmp TEGRA234_CLK_UARTJ>,
<&bpmp TEGRA234_CLK_UARTH>,
<&bpmp TEGRA234_CLK_FUSE_SERIAL>,
<&bpmp TEGRA234_CLK_QSPI0_2X_PM>,
<&bpmp TEGRA234_CLK_QSPI1_2X_PM>,
<&bpmp TEGRA234_CLK_QSPI0_PM>,
<&bpmp TEGRA234_CLK_QSPI1_PM>,
<&bpmp TEGRA234_CLK_VI_CONST>,
<&bpmp TEGRA234_CLK_NAFLL_BPMP>,
<&bpmp TEGRA234_CLK_NAFLL_SCE>,
<&bpmp TEGRA234_CLK_NAFLL_NVDEC>,
<&bpmp TEGRA234_CLK_NAFLL_NVJPG>,
<&bpmp TEGRA234_CLK_NAFLL_TSEC>,
<&bpmp TEGRA234_CLK_NAFLL_VI>,
<&bpmp TEGRA234_CLK_NAFLL_SE>,
<&bpmp TEGRA234_CLK_NAFLL_NVENC>,
<&bpmp TEGRA234_CLK_NAFLL_ISP>,
<&bpmp TEGRA234_CLK_NAFLL_VIC>,
<&bpmp TEGRA234_CLK_NAFLL_AXICBB>,
<&bpmp TEGRA234_CLK_NAFLL_NVJPG1>,
<&bpmp TEGRA234_CLK_NAFLL_PVA0_CORE>,
<&bpmp TEGRA234_CLK_NAFLL_PVA0_VPS>,
<&bpmp TEGRA234_CLK_DBGAPB>,
<&bpmp TEGRA234_CLK_NAFLL_RCE>,
<&bpmp TEGRA234_CLK_LA>,
<&bpmp TEGRA234_CLK_PLLP_OUT_JTAG>,
<&bpmp TEGRA234_CLK_SDMMC4_AXICIF>,
<&bpmp TEGRA234_CLK_SDMMC_LEGACY_TM>,
<&bpmp TEGRA234_CLK_PEX0_C0_CORE>,
<&bpmp TEGRA234_CLK_PEX0_C1_CORE>,
<&bpmp TEGRA234_CLK_PEX0_C2_CORE>,
<&bpmp TEGRA234_CLK_PEX0_C3_CORE>,
<&bpmp TEGRA234_CLK_PEX0_C4_CORE>,
<&bpmp TEGRA234_CLK_PEX1_C5_CORE>,
<&bpmp TEGRA234_CLK_PEX0_C0_CORE_M>,
<&bpmp TEGRA234_CLK_PEX0_C1_CORE_M>,
<&bpmp TEGRA234_CLK_PEX0_C2_CORE_M>,
<&bpmp TEGRA234_CLK_PEX0_C3_CORE_M>,
<&bpmp TEGRA234_CLK_PEX0_C4_CORE_M>,
<&bpmp TEGRA234_CLK_PEX1_C5_CORE_M>,
<&bpmp TEGRA234_CLK_PEX1_C6_CORE_M>,
<&bpmp TEGRA234_CLK_GPC1CLK>,
<&bpmp TEGRA234_CLK_PLLC4>,
<&bpmp TEGRA234_CLK_PLLC4_OUT1>,
<&bpmp TEGRA234_CLK_PLLC4_OUT2>,
<&bpmp TEGRA234_CLK_PLLC4_MUXED>,
<&bpmp TEGRA234_CLK_PLLC4_VCO_DIV2>,
<&bpmp TEGRA234_CLK_PLLNVHS>,
<&bpmp TEGRA234_CLK_PEX2_C7_CORE_M>,
<&bpmp TEGRA234_CLK_PEX2_C8_CORE_M>,
<&bpmp TEGRA234_CLK_PEX2_C9_CORE_M>,
<&bpmp TEGRA234_CLK_PEX2_C10_CORE_M>,
<&bpmp TEGRA234_CLK_MGBE0_RX_INPUT>,
<&bpmp TEGRA234_CLK_MGBE1_RX_INPUT>,
<&bpmp TEGRA234_CLK_MGBE2_RX_INPUT>,
<&bpmp TEGRA234_CLK_MGBE3_RX_INPUT>,
<&bpmp TEGRA234_CLK_PEX_SATA_USB_RX_BYP>,
<&bpmp TEGRA234_CLK_PEX_USB_PAD_PLL0_MGMT>,
<&bpmp TEGRA234_CLK_PEX_USB_PAD_PLL1_MGMT>,
<&bpmp TEGRA234_CLK_PEX_USB_PAD_PLL2_MGMT>,
<&bpmp TEGRA234_CLK_PEX_USB_PAD_PLL3_MGMT>,
<&bpmp TEGRA234_CLK_NVHS_RX_BYP_REF>,
<&bpmp TEGRA234_CLK_NVHS_PLL0_MGMT>,
<&bpmp TEGRA234_CLK_XUSB_CORE_DEV>,
<&bpmp TEGRA234_CLK_XUSB_CORE_MUX>,
<&bpmp TEGRA234_CLK_XUSB_CORE_HOST>,
<&bpmp TEGRA234_CLK_XUSB_CORE_SS>,
<&bpmp TEGRA234_CLK_XUSB_FALCON>,
<&bpmp TEGRA234_CLK_XUSB_FALCON_HOST>,
<&bpmp TEGRA234_CLK_XUSB_FALCON_SS>,
<&bpmp TEGRA234_CLK_XUSB_FS>,
<&bpmp TEGRA234_CLK_XUSB_FS_HOST>,
<&bpmp TEGRA234_CLK_XUSB_FS_DEV>,
<&bpmp TEGRA234_CLK_XUSB_SS>,
<&bpmp TEGRA234_CLK_XUSB_SS_DEV>,
<&bpmp TEGRA234_CLK_XUSB_SS_SUPERSPEED>,
<&bpmp TEGRA234_CLK_NAFLL_CLUSTER0>,
<&bpmp TEGRA234_CLK_NAFLL_CLUSTER1>,
<&bpmp TEGRA234_CLK_NAFLL_CLUSTER2>,
<&bpmp TEGRA234_CLK_CAN1_CORE>,
<&bpmp TEGRA234_CLK_CAN2_CORE>,
<&bpmp TEGRA234_CLK_PLLA1_OUT1>,
<&bpmp TEGRA234_CLK_PLLNVHS_HPS>,
<&bpmp TEGRA234_CLK_PLLREFE_VCOOUT>,
<&bpmp TEGRA234_CLK_CLK_32K>,
<&bpmp TEGRA234_CLK_UTMIPLL_CLKOUT48>,
<&bpmp TEGRA234_CLK_UTMIPLL_CLKOUT480>,
<&bpmp TEGRA234_CLK_PLLNVCSI>,
<&bpmp TEGRA234_CLK_PVA0_CPU_AXI>,
<&bpmp TEGRA234_CLK_PVA0_VPS>,
<&bpmp TEGRA234_CLK_NAFLL_DLA0_CORE>,
<&bpmp TEGRA234_CLK_NAFLL_DLA0_FALCON>,
<&bpmp TEGRA234_CLK_NAFLL_DLA1_CORE>,
<&bpmp TEGRA234_CLK_NAFLL_DLA1_FALCON>,
<&bpmp TEGRA234_CLK_AON_UART_FST_MIPI_CAL>,
<&bpmp TEGRA234_CLK_GPUSYS>,
<&bpmp TEGRA234_CLK_I2C5>,
<&bpmp TEGRA234_CLK_FR_SE>,
<&bpmp TEGRA234_CLK_BPMP_CPU_NIC>,
<&bpmp TEGRA234_CLK_BPMP_CPU>,
<&bpmp TEGRA234_CLK_TSC>,
<&bpmp TEGRA234_CLK_EMCSA_MPLL>,
<&bpmp TEGRA234_CLK_EMCSB_MPLL>,
<&bpmp TEGRA234_CLK_EMCSC_MPLL>,
<&bpmp TEGRA234_CLK_EMCSD_MPLL>,
<&bpmp TEGRA234_CLK_PLLC>,
<&bpmp TEGRA234_CLK_PLLC2>,
<&bpmp TEGRA234_CLK_TSC_REF>,
<&bpmp TEGRA234_CLK_FUSE_BURN>,
<&bpmp TEGRA234_CLK_PLLGBE>,
<&bpmp TEGRA234_CLK_PLLGBE_HPS>,
<&bpmp TEGRA234_CLK_EMCSA_EMC>,
<&bpmp TEGRA234_CLK_EMCSB_EMC>,
<&bpmp TEGRA234_CLK_EMCSC_EMC>,
<&bpmp TEGRA234_CLK_EMCSD_EMC>,
<&bpmp TEGRA234_CLK_PLLE_HPS>,
<&bpmp TEGRA234_CLK_PLLREFE_VCOOUT_GATED>,
<&bpmp TEGRA234_CLK_PLLP_DIV17>,
<&bpmp TEGRA234_CLK_SOC_THERM>,
<&bpmp TEGRA234_CLK_TSENSE>,
<&bpmp TEGRA234_CLK_FR_SEU1>,
<&bpmp TEGRA234_CLK_NAFLL_OFA>,
<&bpmp TEGRA234_CLK_OFA>,
<&bpmp TEGRA234_CLK_NAFLL_SEU1>,
<&bpmp TEGRA234_CLK_SEU1>,
<&bpmp TEGRA234_CLK_SPI4>,
<&bpmp TEGRA234_CLK_SPI5>,
<&bpmp TEGRA234_CLK_DCE_CPU_NIC>,
<&bpmp TEGRA234_CLK_DCE_NIC>,
<&bpmp TEGRA234_CLK_NAFLL_DCE>,
<&bpmp TEGRA234_CLK_MPHY_L0_RX_ANA_M>,
<&bpmp TEGRA234_CLK_MPHY_L1_RX_ANA_M>,
<&bpmp TEGRA234_CLK_MPHY_L0_TX_PRE_SYMB>,
<&bpmp TEGRA234_CLK_MPHY_L0_TX_LS_SYMB_DIV>,
<&bpmp TEGRA234_CLK_MPHY_L0_TX_2X_SYMB>,
<&bpmp TEGRA234_CLK_MPHY_L0_TX_HS_SYMB_DIV>,
<&bpmp TEGRA234_CLK_MPHY_L0_TX_LS_3XBIT_DIV>,
<&bpmp TEGRA234_CLK_MPHY_L0_TX_MUX_SYMB_DIV>,
<&bpmp TEGRA234_CLK_MPHY_L0_TX_SYMB_M>,
<&bpmp TEGRA234_CLK_MPHY_L0_RX_LS_SYMB_DIV>,
<&bpmp TEGRA234_CLK_MPHY_L0_RX_HS_SYMB_DIV>,
<&bpmp TEGRA234_CLK_MPHY_L0_RX_LS_BIT_DIV>,
<&bpmp TEGRA234_CLK_MPHY_L0_RX_MUX_SYMB_DIV>,
<&bpmp TEGRA234_CLK_MPHY_L0_RX_SYMB_M>,
<&bpmp TEGRA234_CLK_MGBE0_RX_INPUT_M>,
<&bpmp TEGRA234_CLK_MGBE1_RX_INPUT_M>,
<&bpmp TEGRA234_CLK_MGBE2_RX_INPUT_M>,
<&bpmp TEGRA234_CLK_MGBE3_RX_INPUT_M>,
<&bpmp TEGRA234_CLK_MGBE0_RX_PCS_M>,
<&bpmp TEGRA234_CLK_MGBE1_RX_PCS_M>,
<&bpmp TEGRA234_CLK_MGBE2_RX_PCS_M>,
<&bpmp TEGRA234_CLK_MGBE3_RX_PCS_M>,
<&bpmp TEGRA234_CLK_TACH1>,
<&bpmp TEGRA234_CLK_MGBES_APP>,
<&bpmp TEGRA234_CLK_UPHY_GBE_PLL2_TX_REF>,
<&bpmp TEGRA234_CLK_UPHY_GBE_PLL2_XDIG>,
<&bpmp TEGRA234_CLK_MGBE0_RX_PCS_INPUT>,
<&bpmp TEGRA234_CLK_MGBE1_RX_PCS_INPUT>,
<&bpmp TEGRA234_CLK_MGBE2_RX_PCS_INPUT>,
<&bpmp TEGRA234_CLK_MGBE3_RX_PCS_INPUT>,
<&bpmp TEGRA234_CLK_MGBE0_RX_PCS>,
<&bpmp TEGRA234_CLK_MGBE0_TX>,
<&bpmp TEGRA234_CLK_MGBE0_TX_PCS>,
<&bpmp TEGRA234_CLK_MGBE0_MAC_DIVIDER>,
<&bpmp TEGRA234_CLK_MGBE0_MAC>,
<&bpmp TEGRA234_CLK_MGBE0_MACSEC>,
<&bpmp TEGRA234_CLK_MGBE0_EEE_PCS>,
<&bpmp TEGRA234_CLK_MGBE0_APP>,
<&bpmp TEGRA234_CLK_MGBE0_PTP_REF>,
<&bpmp TEGRA234_CLK_MGBE1_RX_PCS>,
<&bpmp TEGRA234_CLK_MGBE1_TX>,
<&bpmp TEGRA234_CLK_MGBE1_TX_PCS>,
<&bpmp TEGRA234_CLK_MGBE1_MAC_DIVIDER>,
<&bpmp TEGRA234_CLK_MGBE1_MAC>,
<&bpmp TEGRA234_CLK_MGBE1_MACSEC>,
<&bpmp TEGRA234_CLK_MGBE1_EEE_PCS>,
<&bpmp TEGRA234_CLK_MGBE1_APP>,
<&bpmp TEGRA234_CLK_MGBE1_PTP_REF>,
<&bpmp TEGRA234_CLK_MGBE2_RX_PCS>,
<&bpmp TEGRA234_CLK_MGBE2_TX>,
<&bpmp TEGRA234_CLK_MGBE2_TX_PCS>,
<&bpmp TEGRA234_CLK_MGBE2_MAC_DIVIDER>,
<&bpmp TEGRA234_CLK_MGBE2_MAC>,
<&bpmp TEGRA234_CLK_MGBE2_MACSEC>,
<&bpmp TEGRA234_CLK_MGBE2_EEE_PCS>,
<&bpmp TEGRA234_CLK_MGBE2_APP>,
<&bpmp TEGRA234_CLK_MGBE2_PTP_REF>,
<&bpmp TEGRA234_CLK_MGBE3_RX_PCS>,
<&bpmp TEGRA234_CLK_MGBE3_TX>,
<&bpmp TEGRA234_CLK_MGBE3_TX_PCS>,
<&bpmp TEGRA234_CLK_MGBE3_MAC_DIVIDER>,
<&bpmp TEGRA234_CLK_MGBE3_MAC>,
<&bpmp TEGRA234_CLK_MGBE3_MACSEC>,
<&bpmp TEGRA234_CLK_MGBE3_EEE_PCS>,
<&bpmp TEGRA234_CLK_MGBE3_APP>,
<&bpmp TEGRA234_CLK_MGBE3_PTP_REF>,
<&bpmp TEGRA234_CLK_GBE_RX_BYP_REF>,
<&bpmp TEGRA234_CLK_GBE_PLL0_MGMT>,
<&bpmp TEGRA234_CLK_GBE_PLL1_MGMT>,
<&bpmp TEGRA234_CLK_GBE_PLL2_MGMT>,
<&bpmp TEGRA234_CLK_EQOS_MACSEC_RX>,
<&bpmp TEGRA234_CLK_EQOS_MACSEC_TX>,
<&bpmp TEGRA234_CLK_EQOS_TX_DIVIDER>,
<&bpmp TEGRA234_CLK_NVHS_PLL1_MGMT>,
<&bpmp TEGRA234_CLK_EMCHUB>,
<&bpmp TEGRA234_CLK_I2S7_SYNC_INPUT>,
<&bpmp TEGRA234_CLK_SYNC_I2S7>,
<&bpmp TEGRA234_CLK_I2S7>,
<&bpmp TEGRA234_CLK_I2S7_PAD_M>,
<&bpmp TEGRA234_CLK_I2S8_SYNC_INPUT>,
<&bpmp TEGRA234_CLK_SYNC_I2S8>,
<&bpmp TEGRA234_CLK_I2S8>,
<&bpmp TEGRA234_CLK_I2S8_PAD_M>,
<&bpmp TEGRA234_CLK_NAFLL_GPC0>,
<&bpmp TEGRA234_CLK_NAFLL_GPC1>,
<&bpmp TEGRA234_CLK_NAFLL_GPUSYS>,
<&bpmp TEGRA234_CLK_NAFLL_DSU0>,
<&bpmp TEGRA234_CLK_NAFLL_DSU1>,
<&bpmp TEGRA234_CLK_NAFLL_DSU2>,
<&bpmp TEGRA234_CLK_SCE_CPU>,
<&bpmp TEGRA234_CLK_RCE_CPU>,
<&bpmp TEGRA234_CLK_DCE_CPU>,
<&bpmp TEGRA234_CLK_DSIPLL_VCO>,
<&bpmp TEGRA234_CLK_DSIPLL_CLKOUTPN>,
<&bpmp TEGRA234_CLK_DSIPLL_CLKOUTA>,
<&bpmp TEGRA234_CLK_SPPLL0_VCO>,
<&bpmp TEGRA234_CLK_SPPLL0_CLKOUTPN>,
<&bpmp TEGRA234_CLK_SPPLL0_CLKOUTA>,
<&bpmp TEGRA234_CLK_SPPLL0_CLKOUTB>,
<&bpmp TEGRA234_CLK_SPPLL0_DIV10>,
<&bpmp TEGRA234_CLK_SPPLL0_DIV25>,
<&bpmp TEGRA234_CLK_SPPLL0_DIV27PN>,
<&bpmp TEGRA234_CLK_SPPLL1_VCO>,
<&bpmp TEGRA234_CLK_SPPLL1_CLKOUTPN>,
<&bpmp TEGRA234_CLK_SPPLL1_DIV27PN>,
<&bpmp TEGRA234_CLK_VPLL0_REF>,
<&bpmp TEGRA234_CLK_VPLL0>,
<&bpmp TEGRA234_CLK_VPLL1>,
<&bpmp TEGRA234_CLK_NVDISPLAY_P0_REF>,
<&bpmp TEGRA234_CLK_RG0>,
<&bpmp TEGRA234_CLK_RG1>,
<&bpmp TEGRA234_CLK_DISPPLL>,
<&bpmp TEGRA234_CLK_DISPHUBPLL>,
<&bpmp TEGRA234_CLK_DSI_LP>,
<&bpmp TEGRA234_CLK_AZA_2XBIT>,
<&bpmp TEGRA234_CLK_AZA_BIT>,
<&bpmp TEGRA234_CLK_DSI_CORE>,
<&bpmp TEGRA234_CLK_DSI_PIXEL>,
<&bpmp TEGRA234_CLK_PRE_SOR0>,
<&bpmp TEGRA234_CLK_PRE_SOR1>,
<&bpmp TEGRA234_CLK_DP_LINK_REF>,
<&bpmp TEGRA234_CLK_SOR_LINKA_INPUT>,
<&bpmp TEGRA234_CLK_SOR_LINKA_AFIFO>,
<&bpmp TEGRA234_CLK_SOR_LINKA_AFIFO_M>,
<&bpmp TEGRA234_CLK_RG0_M>,
<&bpmp TEGRA234_CLK_RG1_M>,
<&bpmp TEGRA234_CLK_SOR0_M>,
<&bpmp TEGRA234_CLK_SOR1_M>,
<&bpmp TEGRA234_CLK_PLLHUB>,
<&bpmp TEGRA234_CLK_MCHUB>,
<&bpmp TEGRA234_CLK_EMCSA_MC>,
<&bpmp TEGRA234_CLK_EMCSB_MC>,
<&bpmp TEGRA234_CLK_EMCSC_MC>,
<&bpmp TEGRA234_CLK_EMCSD_MC>;
clock-names = "actmon",
"adsp",
"adspneon",
"ahub",
"apb2ape",
"ape",
"aud_mclk",
"axi_cbb",
"can1",
"can1_host",
"can2",
"can2_host",
"clk_m",
"dmic1",
"dmic2",
"dmic3",
"dmic4",
"dpaux",
"nvjpg1",
"aclk",
"mss_encrypt",
"eqos_rx_input",
"aon_apb",
"aon_nic",
"aon_cpu_nic",
"plla1",
"dspk1",
"dspk2",
"emc",
"eqos_axi",
"eqos_ptp_ref",
"eqos_rx",
"eqos_tx",
"extperiph1",
"extperiph2",
"extperiph3",
"extperiph4",
"fuse",
"gpc0clk",
"gpu_pwr",
"host1x",
"xusb_hs_hsicp",
"i2c1",
"i2c2",
"i2c3",
"i2c4",
"i2c6",
"i2c7",
"i2c8",
"i2c9",
"i2s1",
"i2s1_sync_input",
"i2s2",
"i2s2_sync_input",
"i2s3",
"i2s3_sync_input",
"i2s4",
"i2s4_sync_input",
"i2s5",
"i2s5_sync_input",
"i2s6",
"i2s6_sync_input",
"isp",
"eqos_rx_m",
"maud",
"mipi_cal",
"mphy_core_pll_fixed",
"mphy_l0_rx_ana",
"mphy_l0_rx_ls_bit",
"mphy_l0_rx_symb",
"mphy_l0_tx_ls_3xbit",
"mphy_l0_tx_symb",
"mphy_l1_rx_ana",
"mphy_tx_1mhz_ref",
"nvcsi",
"nvcsilp",
"nvdec",
"hub",
"disp",
"nvdisplay_p0",
"nvdisplay_p1",
"dsc",
"nvenc",
"nvjpg",
"osc",
"aon_touch",
"plla",
"pllaon",
"plle",
"pllp",
"pllp_out0",
"utmip_pll",
"plla_out0",
"pwm1",
"pwm2",
"pwm3",
"pwm4",
"pwm5",
"pwm6",
"pwm7",
"pwm8",
"rce_cpu_nic",
"rce_nic",
"aon_i2c_slow",
"sce_cpu_nic",
"sce_nic",
"sdmmc1",
"uphy_pll3",
"sdmmc4",
"se",
"sor0_pll_ref",
"sor0_ref",
"sor1_pll_ref",
"pre_sor0_ref",
"sor1_ref",
"pre_sor1_ref",
"sor_safe",
"dmic5",
"spi1",
"spi2",
"spi3",
"i2c_slow",
"sync_dmic1",
"sync_dmic2",
"sync_dmic3",
"sync_dmic4",
"sync_dspk1",
"sync_dspk2",
"sync_i2s1",
"sync_i2s2",
"sync_i2s3",
"sync_i2s4",
"sync_i2s5",
"sync_i2s6",
"mphy_force_ls_mode",
"tach0",
"tsec",
"tsec_pka",
"uarta",
"uartb",
"uartc",
"uartd",
"uarte",
"uartf",
"pex1_c6_core",
"uart_fst_mipi_cal",
"ufsdev_ref",
"ufshc",
"usb2_trk",
"vi",
"vic",
"csite",
"ist",
"jtag_intfc_pre_cg",
"pex2_c7_core",
"pex2_c8_core",
"pex2_c9_core",
"dla0_falcon",
"dla0_core",
"dla1_falcon",
"dla1_core",
"sor0",
"sor1",
"sor_pad_input",
"pre_sf0",
"sf0",
"sf1",
"dsi_pad_input",
"pex2_c10_core",
"uarti",
"uartj",
"uarth",
"fuse_serial",
"qspi0_2x_pm",
"qspi1_2x_pm",
"qspi0_pm",
"qspi1_pm",
"vi_const",
"nafll_bpmp",
"nafll_sce",
"nafll_nvdec",
"nafll_nvjpg",
"nafll_tsec",
"nafll_vi",
"nafll_se",
"nafll_nvenc",
"nafll_isp",
"nafll_vic",
"nafll_axicbb",
"nafll_nvjpg1",
"nafll_pva0_core",
"nafll_pva0_vps",
"dbgapb",
"nafll_rce",
"la",
"pllp_out_jtag",
"sdmmc4_axicif",
"sdmmc_legacy_tm",
"pex0_c0_core",
"pex0_c1_core",
"pex0_c2_core",
"pex0_c3_core",
"pex0_c4_core",
"pex1_c5_core",
"pex0_c0_core_m",
"pex0_c1_core_m",
"pex0_c2_core_m",
"pex0_c3_core_m",
"pex0_c4_core_m",
"pex1_c5_core_m",
"pex1_c6_core_m",
"gpc1clk",
"pllc4",
"pllc4_out1",
"pllc4_out2",
"pllc4_muxed",
"pllc4_vco_div2",
"pllnvhs",
"pex2_c7_core_m",
"pex2_c8_core_m",
"pex2_c9_core_m",
"pex2_c10_core_m",
"mgbe0_rx_input",
"mgbe1_rx_input",
"mgbe2_rx_input",
"mgbe3_rx_input",
"pex_sata_usb_rx_byp",
"pex_usb_pad_pll0_mgmt",
"pex_usb_pad_pll1_mgmt",
"pex_usb_pad_pll2_mgmt",
"pex_usb_pad_pll3_mgmt",
"nvhs_rx_byp_ref",
"nvhs_pll0_mgmt",
"xusb_core_dev",
"xusb_core_mux",
"xusb_core_host",
"xusb_core_ss",
"xusb_falcon",
"xusb_falcon_host",
"xusb_falcon_ss",
"xusb_fs",
"xusb_fs_host",
"xusb_fs_dev",
"xusb_ss",
"xusb_ss_dev",
"xusb_ss_superspeed",
"nafll_cluster0",
"nafll_cluster1",
"nafll_cluster2",
"can1_core",
"can2_core",
"plla1_out1",
"pllnvhs_hps",
"pllrefe_vcoout",
"clk_32k",
"utmipll_clkout48",
"utmipll_clkout480",
"pllnvcsi",
"pva0_cpu_axi",
"pva0_vps",
"nafll_dla0_core",
"nafll_dla0_falcon",
"nafll_dla1_core",
"nafll_dla1_falcon",
"aon_uart_fst_mipi_cal",
"gpusys",
"i2c5",
"fr_se",
"bpmp_cpu_nic",
"bpmp_cpu",
"tsc",
"emcsa_mpll",
"emcsb_mpll",
"emcsc_mpll",
"emcsd_mpll",
"pllc",
"pllc2",
"tsc_ref",
"fuse_burn",
"pllgbe",
"pllgbe_hps",
"emcsa_emc",
"emcsb_emc",
"emcsc_emc",
"emcsd_emc",
"plle_hps",
"pllrefe_vcoout_gated",
"pllp_div17",
"soc_therm",
"tsense",
"fr_seu1",
"nafll_ofa",
"ofa",
"nafll_seu1",
"seu1",
"spi4",
"spi5",
"dce_cpu_nic",
"dce_nic",
"nafll_dce",
"mphy_l0_rx_ana_m",
"mphy_l1_rx_ana_m",
"mphy_l0_tx_pre_symb",
"mphy_l0_tx_ls_symb_div",
"mphy_l0_tx_2x_symb",
"mphy_l0_tx_hs_symb_div",
"mphy_l0_tx_ls_3xbit_div",
"mphy_l0_tx_mux_symb_div",
"mphy_l0_tx_symb_m",
"mphy_l0_rx_ls_symb_div",
"mphy_l0_rx_hs_symb_div",
"mphy_l0_rx_ls_bit_div",
"mphy_l0_rx_mux_symb_div",
"mphy_l0_rx_symb_m",
"mgbe0_rx_input_m",
"mgbe1_rx_input_m",
"mgbe2_rx_input_m",
"mgbe3_rx_input_m",
"mgbe0_rx_pcs_m",
"mgbe1_rx_pcs_m",
"mgbe2_rx_pcs_m",
"mgbe3_rx_pcs_m",
"tach1",
"mgbes_app",
"uphy_gbe_pll2_tx_ref",
"uphy_gbe_pll2_xdig",
"mgbe0_rx_pcs_input",
"mgbe1_rx_pcs_input",
"mgbe2_rx_pcs_input",
"mgbe3_rx_pcs_input",
"mgbe0_rx_pcs",
"mgbe0_tx",
"mgbe0_tx_pcs",
"mgbe0_mac_divider",
"mgbe0_mac",
"mgbe0_macsec",
"mgbe0_eee_pcs",
"mgbe0_app",
"mgbe0_ptp_ref",
"mgbe1_rx_pcs",
"mgbe1_tx",
"mgbe1_tx_pcs",
"mgbe1_mac_divider",
"mgbe1_mac",
"mgbe1_macsec",
"mgbe1_eee_pcs",
"mgbe1_app",
"mgbe1_ptp_ref",
"mgbe2_rx_pcs",
"mgbe2_tx",
"mgbe2_tx_pcs",
"mgbe2_mac_divider",
"mgbe2_mac",
"mgbe2_macsec",
"mgbe2_eee_pcs",
"mgbe2_app",
"mgbe2_ptp_ref",
"mgbe3_rx_pcs",
"mgbe3_tx",
"mgbe3_tx_pcs",
"mgbe3_mac_divider",
"mgbe3_mac",
"mgbe3_macsec",
"mgbe3_eee_pcs",
"mgbe3_app",
"mgbe3_ptp_ref",
"gbe_rx_byp_ref",
"gbe_pll0_mgmt",
"gbe_pll1_mgmt",
"gbe_pll2_mgmt",
"eqos_macsec_rx",
"eqos_macsec_tx",
"eqos_tx_divider",
"nvhs_pll1_mgmt",
"emchub",
"i2s7_sync_input",
"sync_i2s7",
"i2s7",
"i2s7_pad_m",
"i2s8_sync_input",
"sync_i2s8",
"i2s8",
"i2s8_pad_m",
"nafll_gpc0",
"nafll_gpc1",
"nafll_gpusys",
"nafll_dsu0",
"nafll_dsu1",
"nafll_dsu2",
"sce_cpu",
"rce_cpu",
"dce_cpu",
"dsipll_vco",
"dsipll_clkoutpn",
"dsipll_clkouta",
"sppll0_vco",
"sppll0_clkoutpn",
"sppll0_clkouta",
"sppll0_clkoutb",
"sppll0_div10",
"sppll0_div25",
"sppll0_div27pn",
"sppll1_vco",
"sppll1_clkoutpn",
"sppll1_div27pn",
"vpll0_ref",
"vpll0",
"vpll1",
"nvdisplay_p0_ref",
"rg0",
"rg1",
"disppll",
"disphubpll",
"dsi_lp",
"aza_2xbit",
"aza_bit",
"dsi_core",
"dsi_pixel",
"pre_sor0",
"pre_sor1",
"dp_link_ref",
"sor_linka_input",
"sor_linka_afifo",
"sor_linka_afifo_m",
"rg0_m",
"rg1_m",
"sor0_m",
"sor1_m",
"pllhub",
"mchub",
"emcsa_mc",
"emcsb_mc",
"emcsc_mc",
"emcsd_mc";
};
};
};
};